## 1 Executive Summary

Modern flash memory is reliant on error-correcting code to ensure error-free operation. Current flash memory architectures often use linear block codes for this purpose (e.g. Reed-Solomon, Hamming or BCH codes). However, the recent rediscovery of LDPC (Low Density Parity Check) codes, which can achieve superior performance close to the Shannon Limit, has generated much interest in the NAND memory industry. These codes could be used to further improve error correction capability in flash memory, thus allowing for more densely packed memory cells and thus larger capacity drives.

The general aim of this project is to produce a MATLAB simulation of how an error correction system using LDPC codes would work for flash memory. By combining both an error generation and an error correction model, it will be possible to benchmark these rediscovered codes, and subsequently compare them to current generation technologies.

## **Contents**

| 1  | Executive Summary                         | 1 |
|----|-------------------------------------------|---|
| 2  | Introduction                              | 2 |
| 3  | Overview of Linear Block Codes            | 2 |
| 4  | Overview of Flash Memory Technology       | 2 |
| 5  | Decoding of LDPC Codes                    | 2 |
| 6  | The AWGN channel: Simulation & Results    | 2 |
| 7  | Modelling a memory-specific noise channel | 2 |
| 8  | Decoding in the non-gaussian case         | 2 |
| 9  | The memory channel: Simulation & Results  | 2 |
| 10 | Conclusions                               | 2 |

- 2 Introduction
- 3 Overview of Linear Block Codes
- 4 Overview of Flash Memory Technology
- 5 Decoding of LDPC Codes
- 6 The AWGN channel: Simulation & Results
- 7 Modelling a memory-specific noise channel
- 8 Decoding in the non-gaussian case
- 9 The memory channel: Simulation & Results
- 10 Conclusions